Principal SoC Full-Chip Implementation Physical Design & Verification Engineer at Acara Solutio[...] (San Diego) Job at Itlearn360, San Diego, CA

TW5ySjN3LzdxdWFrQ1JkbjdxR05SbXdZM1E9PQ==
  • Itlearn360
  • San Diego, CA

Job Description

Principal SoC Full-Chip Implementation Physical Design & Verification Engineer job at Acara Solutions. San Diego, CA.

Acara Solutions has been providing advanced manufacturing and technology firms our staffing related services since the 1950's. Our San Diego (or San Jose) low power wireless technology client is looking for a Principal SoC Full-Chip Physical Design Implementation & Verification Engineer to join their organization as a direct salaried employee. The base salary target is $220K with possible flexibility up to $240K.

The key qualifications for this principal physical design engineer covers:

  • Full chip floor planning, bump design, Power/Ground grids, Partitioning, Timing ECO implementation, and physical verification.
  • The entire SOC implementation and verification flow from RTL-to-GDS that includes full chip floor plan, place and route, CTS, and layout verification sign off on lower power SoC.

The term RTL-to-GDS refers to the entire implementation flow that transforms a digital design described in RTL (Register Transfer Level) into a GDS (Graphic Data System) file - the final physical layout file sent to the semiconductor foundry for chip fabrication.

This is the full SoC physical design flow , and it's central to what many principal-level SoC engineers are responsible for managing or guiding.

We are seeking a highly experienced and innovative engineer to lead the full-chip implementation and verification of complex System-on-Chip (SoC) designs. This role involves overseeing the end-to-end process from RTL development through to post-silicon validation, ensuring the delivery of high-performance, reliable, and power-efficient SoCs.

Key Responsibilities

  • Full-Chip SoC Design & Implementation : Lead the architecture, microarchitecture, and RTL design of complex SoCs, collaborating with cross-functional teams to meet performance, power, and area (PPA) targets.
  • Verification Strategy & Execution : Develop and execute comprehensive verification plans for full-chip integration, including top-level simulations, emulation, and formal verification techniques.
  • Testbench Development : Design and implement scalable and reusable testbenches using SystemVerilog and UVM methodologies to validate SoC functionality.
  • Debugging & Failure Analysis : Utilize advanced debugging tools and techniques to identify and resolve issues in RTL, testbenches, and simulation environments.
  • Cross-Disciplinary Collaboration : Work closely with architecture, design, DFT, physical design, and software teams to ensure seamless integration and timely delivery of SoC projects.

Job Requirements

Required Skills / Qualifications:

BSEE or MSEE and PhD a plus

Min 10 years of SoC design and verification that includes the following:

  • Full chip floor planning, bump design, Power/Ground grids, Partitioning, Timing ECO implementation, and physical verification.
  • The entire SOC implementation and verification flow from RTL-to-GDS that includes full chip floor plan, place and route, CTS, and layout verification sign off on lower power SoC

Preferred:

Wireless low-power experience

Aleron companies (Acara Solutions, Aleron Shared Resources, Broadleaf Results, Lume Strategies, TalentRise, Viaduct) are Equal Employment Opportunity and Affirmative Action Employers. All qualified applicants will receive consideration for employment without regard to race, color, religion, gender identity, sexual orientation, national origin, genetic information, sex, age, disability, veteran status, or any other legally protected basis. The Aleron companies welcome and encourage applications from diverse candidates, including people with disabilities. Accommodations are available upon request for applicants taking part in all aspects of the selection process.

Applicants for this position must be legally authorized to work in the United States. This position does not meet the employment requirements for individuals with F-1 OPT STEM work authorization status.

#J-18808-Ljbffr

Job Tags

Full time,

Similar Jobs

Hirose Electric USA

2025 Summer Internships Job at Hirose Electric USA

 ...offer the following during the 12-week internship: If you get selected to join our 2025 Internship Program you will be a paid intern, have full access to our fitness center, and be mentored/trained by a team of experts. We are recruiting for a number of different... 

Whole Foods Market

Cake Decorator - Full Time Job at Whole Foods Market

 ...Job Description A career at Whole Foods Market is more than just the work you do- it's about your personal growth and creating meaningful change. Our purpose is to nourish people and the planet. That means improving how people eat, funding grants for school gardens,... 

Raising Cane's

Cashier Job at Raising Cane's

Starting hiring pay at: $15.50 Restaurant Crewmembers at Raising Canes will wear many hats (including a Raising Canes hat) while working...  ...as a customer service associate, retail team member, cashier, restaurant server, kitchen lead, cook, prep cook, drive thru... 

Harry Winston

Salon Assistant Job at Harry Winston

 ...of this position is to be responsible for the merchandise, to provide sales support, excellent customer service, administrative and Salon support to the Sales Executives, clients, Vault Operations Manager, Retail Operations Manager, Retail Support Manager and the Vice President... 

Beacon Hill

Receptionist Job at Beacon Hill

 ...Description Our client, a prestigious Hedge Fund located in Hudson Yards, Manhattan, is seeking to hire a Long-Term Temporary Receptionist to join the Reception Team for a one-year contract with potential to renew/extend. This position will be the first point of...